About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
ISQED 2009
Conference paper
Statistical yield analysis of silicon-on-insulator embedded DRAM
Abstract
We study the yield of a 65nm SOl eDRAM design. The impact of random dopant fluctuations in the cell and micro sense amp is studied under different systematic comer and device type considerations. Trench capacitor variation effects and yield timing windows are evaluated. By analyzing the circuit hierarchy, we are able to understand yield trends and hence suitable design guidelines. For the first time a fast montecarlo statistical analysis approach is employed for eDRAM analysis. For this, we rely on a well-developed SRAM statistical yield analysis methodology. It is shown that a multiplicity of devices and design considerations can be critical based on the memory operating comers and conditions. It is also shown that high vt sense amp devices, unlike low Vt devices, enable sufficient design yield windows. © 2009 IEEE.