Publication
Proceedings of the Custom Integrated Circuits Conference
Paper
Loop-based interconnect modeling and optimization approach for multi-GHz clock network design
Abstract
An efficient loop-based interconnect modeling methodology is proposed for multi-GHz clock network design. High frequency effects, including inductance and proximity effects are captured. The results are validated through comparisons with electromagnetic simulations and measured data taken from a Power4 chip.