Phillip Restle, Ken Shepard
ASYNC 2005
An efficient loop-based interconnect modeling methodology is proposed for multi-GHz clock network design. High frequency effects, including inductance and proximity effects are captured. The results are validated through comparisons with electromagnetic simulations and measured data taken from a Power4 chip.
Phillip Restle, Ken Shepard
ASYNC 2005
Pierce Chuang, Christos Vezyrtzis, et al.
ISSCC 2017
Xuejue Huang, Phillip Restle, et al.
IEEE Journal of Solid-State Circuits
Christopher Berry, David Wolpert, et al.
IEEE JSSC