About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
European Workshop on Low Temperature Electronics 2002
Conference paper
Temperature scaling of nanoscale silicon MOSFETs
Abstract
We have combined a 1D model of double-gate MOSFETs with ultrathin intrinsic channel, with a simple model of power consumption in digital integrated circuits, to calculate the temperature dependence of the minimum total (static + dynamic) power P and the optimal power supply voltage VDD. The results are strongly dependent on the circuit speed assumptions. If the current trend of speed scaling with the critical size reduction is sustained, both P and VDD saturate as soon as T is decreased below ∼ 100 K. On the other hand, if the high speed condition is removed, transistors may operate in the subthreshold region and minimum value of P scales as T2 while the optimum value of VDD drops as T. This reduction is, however, limited by thermal fluctuations, leading to a different scaling, VDD ∝ T1/2 and P ∝ T1, for low temperatures and/or large circuit densities. Because of this limitation, deep cooling of CMOS circuits may make sense only in very special cases.