About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
DRC 2009
Conference paper
Racetrack Memory: A storage class memory based on current controlled magnetic domain wall motion
Abstract
Racetrack Memory promises a novel storage-class memory with the low cost per bit of magnetic disk drives but the high performance and reliability of conventional solid state memories[l]. Unlike conventional memories, the fundamental concept of Racetrack Memory (RM) is to store multiple data bits - as many as 10 to 100 bits-per access point, rather than the typical single bit per transistor. This is accomplished in Racetrack Memory by storing data bits in the form of domain walls in magnetic nanowires which are oriented either parallel to the surf ace or perpendicular to the surface of a silicon wafer (seeFigurel). These distinct structures form "horizontal" and "vertical" Racetrack Memories. Conventional CMOS devices and circuits are used to provide for the creation and manipulation of the domain walls in the magnetic nanowires or "racetracks". The domain walls are shifted along the nanowires using nano-second long current pulses via the transfer of spinangular momentum from the spin polarized current generated in the magnetic nanowire racetracks[2]. © 2009 IEEE.