Publication
VLSI Technology 2008
Conference paper

On implementation of embedded Phosphorus-doped SiC stressors in SOI nMOSFETs

View publication

Abstract

We report a successful implementation of epitaxially grown Phosphorus-doped (P-doped) embedded SiC stressors into SOI nMOSFETs. We identify a process integration scheme that best preserves the SiC strain and minimizes parasitic resistance. At a substitutional C concentration (Csub) of ∼1.0%, high performance nFETs with SiC stressors demonstrate ∼9% enhanced Ieff and ∼15% improved Idlin against the well calibrated control devices. It is found that the tensile liner technique provides further performance improvement for nFETs with SiC stressors, whereas the Stress Memory Technique (SMT) does not provide performance gain in a laser annealing process that is used to preserve SiC strain. The material quality of the SiC stressors strongly affects strain transfer. © 2008 IEEE.