About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
VLSI Circuits 2002
Conference paper
High performance SRAMs in 1.5 V, 0.18μm partially depleted SOI technology
Abstract
This paper describes high speed SRAMs with read access time below 500 ps and a cycle time around 2 GHz in 1.5V, 0.18μm partially depleted (PD) SOI CMOS technology. The paper also provides the robust designs to improve performance and functionality in PD SOI. The highlights of the paper are optimized timing for pseudo-static circuits, novel design of the sense amplifier, design techniques to improve functionality and performance at high temperatures and cell stability. Also a full functional SRAM (Directory, L1 Cache and other SRAMS) hardware with high yields is demonstrated by providing extensive test pattern coverage generated by a programmable "Array-Built-In-Self-Test" (ABIST).