Publication
SISPAD 2008
Conference paper

Device scaling of high performance MOSFET with metal gate high-K at 32nm technology node and beyond

View publication

Abstract

In this work, two different methodologies are used to quantitatively evaluate devices with metal high-k gate dielectrics for their scaling benefits over conventional polysilicon gate devices. For each method, device characteristics and ring oscillator delay calculations are performed. Our results show that aggressive channel length scaling continually provides transistor performance gain with the use of metal gate high-k technology. A band edge work function for the metal gate offers potential benefits for device scaling over conventional polysilicon gates for high performance (UP) application at the 32nm CMOS technology node and beyond. ©2008 IEEE.

Date

Publication

SISPAD 2008

Authors

Topics

Share