About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
CICC 2006
Conference paper
Circuit optimization using scale based sensitivities
Abstract
Most robust circuit sizing and optimization algorithms require detailed information about the sensitivity of circuit performance to device behavior. Additionally, rapid technology scaling and the introduction of novel device structures to extend CMOS scaling is resulting in the rapid introduction of new models into our simulation infrastructure. In this paper we present a novel technique for the efficient computation of circuit performance sensitivity in a model independent manner. The advantage of our method is that it allows rapid deployment of accurate optimization methods even for new or exploratory models. We demontrate the use of these gradients in circuit optimization to generate an area vs. timing variability trade-off curve for an SRAM cell design in the presence of N and P device threshold voltage variations. © 2006 IEEE.