About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
ADMETA 2004
Conference paper
Electrical and reliability evaluation of Cu/Low-k integration: Exploration of PVD barrier/seed and CVD SiC(N,H) cap depositions
Abstract
This paper describes a 90nm node Cu/CVD low-k interconnect technology integrated with PVD diffusion barriers, PVD Cu seed and CVD SiC(N,H) post-CMP cap dielectric. The effects of various PVD barrier/seed and the CVD cap processes on electrical and reliability performance are reported. Significant decreases of both metal line- and via contact- electrical resistances were observed by thinning down the barrier thickness without a decrease in reliability performance. Impacts of sputter etch integration scheme on electrical yield and reliability were also studied. The duration of thermal soak prior to the dielectric cap deposition and the cap deposition process conditions were also checked in the study. Based on all the above data, we demonstrated a wide and robust process window improvement on current 90nm CMOS technology with Cu/CVD low-k BEOL. © 2005 Materials Research Society.