A 5.2 GHz 3.3V SiGe RF transmitter
Jean-Olivier Plouchart, Herschel Ainspan, et al.
EuMC 1999
Two fully monolithic clock and data recovery (CDR) circuits for serial optical fiber links are presented. One CDR is targeting SONET OC-192 application while the other is a possible 10-GigaBit Ethernet application using 8B/10 B coded data. The ICs are fabricated in a SiGe BiCMOS technology with a 45-GHz cut-off frequency. The CDRs extract a full rate clock and recover data from a random input bit stream. Each IC integrates a novel self-correcting phase detector, a delay-interpolating ring voltage-controlled oscillator, and a lock-to-reference loop for frequency acquisition. High-speed operation, low time jitter, and large jitter tolerance are the main features of the circuits. Each macro dissipates about 320 mW from 3.3-V supply.
Jean-Olivier Plouchart, Herschel Ainspan, et al.
EuMC 1999
Sergey V. Rylov, Troy Beukema, et al.
ISSCC 2016
Gautam Gangasani, John F. Bulzacchelli, et al.
VLSI Circuits 2017
Jean-Olivier Plouchart, Bernd-Ulrich Klepser, et al.
ESSCIRC 1998