About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
Microelectronics Reliability
Paper
On-chip circuit to monitor long-term NBTI and PBTI degradation
Abstract
A circuit for on-chip monitoring bias-temperature instability (BTI) degradation of CMOS devices, which distinguishes between NBTI and PBTI, is described. Intended for long-term monitoring of field-installed systems, the measurements are performed entirely on chip, and reported through digital scan chains. The circuit measures the frequency degradation of conventional inverters, and separately measures the degradation due only to NBTI and only to PBTI. The measurement time is very short compared to off-chip measurements. The operation of the circuit is demonstrated with examples from polysilicon gate technology and high-k/metal-gate technology. © 2013 Elsevier Ltd. All rights reserved.