About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
VMIC 2005
Conference paper
CMOS transistor processing compatible with monolithic 3-D integration
Abstract
Laser annealing can be used for electrical activation of dopants without excessively heating material deeper within the work piece. In an earlier work, we demonstrated that laser annealing could be used for activating dopants in the upper levels of an exemplary three-dimensional (3D) integrated circuit structure without affecting the reliability of the devices below. Here, we demonstrate a process for fabricating good quality CMOS transistors by replacing the two critical high temperature steps needed to fabricate transistors in a conventional CMOS process - gate oxidation and source/drain dopant activation - by a 450 °C Low Temperature Oxide (LTO) deposition process and Laser annealing respectively. This process can be used to fabricate transistors on the upper levels of a general 3D IC structure without affecting the reliability of devices below.