About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
IEDM 1988
Conference paper
Buried-trench DRAM cell using a self-aligned epitaxy over trench technology
Abstract
A novel three-dimensional buried trench (BT) memory cell, suitable for DRAM (dynamic random access memories) of 64 Mb or beyond, has been demonstrated. It uses a novel self-aligned-epitaxy-over-trench (SEOT) technology which allows the fabrication of the cell horizontal access transistor in bulk material epitaxially grown over the trench capacitor. The via connection between the access transistor and the buried trench is a vertical sublithographic contact self-aligned to the trench. This BT cell, with a minimum of 10.8 lithographic squares, was fabricated in a submicron n-well epitaxial CMOS process incorporating the SEOT technology.