Publication
A-SSCC 2007
Conference paper

A uniform bandwidth PLL using a continuously tunable single-input dual-path LC VCO for 5Gb/s PCI express Gen2 application

View publication

Abstract

A 4.75 to 6.1GHz PLL with uniform bandwidth control is implemented in 90nm CMOS. Utilizing a continuously tunable single-input dual-path LC VCO and a constant-gain phase detector, the proposed architecture is well suited to implementing PLLs that must be compliant with standards that specify minimum and maximum allowable PLL bandwidths such as PCI Express Gen2 or FB-DIMM applications. This work also addresses noise and coupling aspects in dual-path VCO design. The measurement results show that the PLL bandwidth and random jitter (RJ) variations are well regulated and that the use of a differentially controlled dual-path VCO is important for deterministic jitter (DJ) performance. ©2007 IEEE.

Date

Publication

A-SSCC 2007