About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
VLSI Technology 2010
Conference paper
FDSOI CMOS with dielectrically-isolated back gates and 30nm LG high-κ/metal gate
Abstract
We present a novel fully-depleted SOI CMOS technology with dielectrically-isolated polysilicon back gates, achieved by a double BOX substrate combined with dual-depth shallow trench isolation. CMOS devices down to 30nm gate length are fabricated with highκ/ metal gates. A novel isolation structure with liners is shown to achieve robust isolation between devices and back gates. Effective back gate control of CMOS VT is demonstrated, which enables dual-VT design with power gating capability. Suppression of leakage and performance tolerances due to systematic process variations is discussed. © 2010 IEEE.