About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
IEEE International SOI Conference 2004
Conference paper
Analysis and design of digital CMOS circuits in hybrid SOI-epitaxial technology with different crystal orientations
Abstract
Various digital CMOS circuit design issues with mobility enhancement in hybrid SOI-epitaxial technology were analyzed. For FR delays, the inverter performance was found to be better in Case-A, with PFET on (110) SOI and NFET on (100) silicon epitaxial layer, than in Case-B with NFET on (100) SOI and PFET on (110) silicon epitaxial layer. In Case-A, the NFET, was found to have a significantly higher junction capacitance than in Case-B and conventional SOI. For NOR gates, Case-A performs very well with a strong PFET in SOI and smaller NFETs in Si epilayer.