About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
Journal of Applied Physics
Paper
Alpha particle mitigation strategies to reduce chip soft error upsets
Abstract
The continued scaling of complementary metal oxide semiconductor device technologies has lead to continued device shrinkage and decreases in the Vdd, the operating voltage of the device transistors. Scaling has meant denser circuitry overall, thinner silicon (e.g., silicon on insulator) in logic applications, and less charge on capacitors for volatile memory. These trends have resulted in devices being more sensitive to soft errors since now low energy alpha particles can flip a memory bit or alter timing in a logic circuit. The alpha particle source is, in many cases, self-inflicted, because alpha particles are commonly generated in materials adjacent to the chip, solders, and in the packaging. In this paper we discuss several schemes by which these alpha particles can be blocked, such that all of their energy is absorbed before reaching the sensitive silicon circuitry at the transistor level. These alpha blocking layers are shown to be effective both through the use of modeling and through experimental measurements. © 2007 American Institute of Physics.