About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
VLSID 2007
Conference paper
A high-performance, low leakage, and stable SRAM row-based back-gate biasing scheme in FinFET technology
Abstract
This paper describes back-gate biasing scheme using independent-gate controlled asymmetrical (n+/p+ polysilicon gates) FinFET cross s sign devices and its applications to 6-T and 8-T SRAM. Row-based above-VDD/below-GND bias is applied to the back-gates of the access and pull-down cell nFETs to enhance the Read/Write performance, reduce standby leakage, and mitigate process (VT) variability. The application of the technique to stacked Read transistors in 8-T SRAM is also discussed. © 2007 IEEE.