About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
ESSCIRC 2003
Conference paper
New digital circuit techniques for total standby leakage reduction in nano-scale SOI technology
Abstract
This paper proposes two novel circuit techniques, one each for static and dynamic logic, for ultra-low standby sub-threshold and gate leakage power in future fully-depleted SOI technology. The proposed schemes make intelligent use/combination of SOI dual-VTH transistors, supplementary capacitors, forced stacking and VTH- wave-pipelining techniques to reduce power in standby mode and maintain/improve active-mode circuit speed. An analytical formula for optimum transistor sizing in the proposed dynamic logic scheme is derived and validated. It is demonstrated that the proposed schemes become very attractive for wide datapath designs in future aggressively scaled SOI technology. © 2003 IEEE.