A 0.063 μm2 FinFET SRAM cell demonstration with conventional lithography using a novel integration scheme with aggressively scaled fin and gate pitchVeeraraghvan S. BaskerTheodorus E. Standaertet al.2010VLSI Technology 2010
Challenges and solutions of FinFET integration in an SRAM cell and a logic circuit for 22 nm node and beyondH. KawasakiV.S. Baskeret al.2009IEDM 2009
High performance 65 nm SOI technology with dual stress liner and low capacitance SRAM cellE. LeobandungH. Nayakamaet al.2005VLSI Technology 2005
High performance 65 nm SOI technology with enhanced transistor strain and advanced-low-K BEOLW.-H. LeeA. Waiteet al.2005IEDM 2005