A one MB cache subsystem prototype with 2GHz embedded DRAMs in 45nm SOI CMOSPeter KlimJohn Barthet al.2008VLSI Circuits 2008
A low power and high performance SOI SRAM circuit design with improved cell stabilityR.V. JoshiY. Chanet al.2006IEEE SOI 2006
A 1 MB cache subsystem prototype with 1.8 ns embedded DRAMs in 45 nm SOI CMOSPeter J. KlimJohn Barthet al.2009IEEE Journal of Solid-State Circuits