Publication
ECTC 2004
Conference paper

Thermal modeling of a small extreme power density macro on a high power density microprocessor chip in the presence of realistic packaging and interconnect structures

Abstract

By utilizing a lumped-multiplayer-based method, we have studied the thermal behavior of a generalized rectangular macro with an extremely high power density of 2500 W/cm 2 on a microprocessor chip of average power density 40 W/cm 2. We consider both conventional bulk Si CMOS technology and silicon on insulator (SOI) CMOS. Practical features including the presence of realistic packaging and interconnect structures are thoroughly analyzed. We found that the worst case temperature rise for such a hotspot is about 11% (∼ 7 °C) above the global chip temperature rise (∼ 80°C) for 2500 W/cm 2 power density in SOI technology. As a result of the presence of buried oxide, the thermal behavior of a 15 × 300 3m 2 macro in bulk technology is significantly different from SOI technology. It is also found that the existence of the interconnect layers and a solder ball optimally positioned right above the heated macro enables the heat flow to spread horizontally above the macro before eventually being dissipated downwardly toward the heat sink, thus decreasing the peak temperature rise of the macro in the device plane.

Date

Publication

ECTC 2004

Authors

Share