About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
ESSCIRC 2002
Conference paper
Phase noise improvement of deep submicron low-voltage VCO
Abstract
A low-voltage wideband 3.0-5.0 GHz complementary VCO was designed and fabricated in an 0.13 μm SOI CMOS process [1]. Non-minimum gate length was used for NMOS to improve the phase noise by exploiting waveform symmetry, maximizing output swing and reducing transistor flicker noise without any penalty to VCO performance. A phase noise improvement of up to 8 dB was observed experimentally. At 1 V VDDand 3.0 GHz, the phase noise is - 122.5 dBc/Hz at 1MHz offset, and the power dissipation is 2.5mW. © 2002 Non IEEE.