About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
ESSDERC 1998
Conference paper
Data retention in SOI-DRAM with trench capacitor cell
Abstract
Data retention o/trench capacitor SOl-DRAM cells is investigated using 128Kbit fully functional test chip of 0.25 mu design rule. The data is compared with 128Khit bulk-Si DRAM made with the same design rule to clarify the loss mechanisms of data retention times for both SOl and bulk-Si. At 85°C, we found that data retention of SOl-DRAMs is iriferior to those of bulk-Si DRAMs. While bulk-Si DRAM retention fails are mainly due to cell transistor junction leakage to the substrate potential, SOl-DRAM fails are primarily due to cell transistor sub-the eshold leakage to the bit-line precharge potential. This is due to cell transistor floating body effects. To improve data retention times of SOl-DRAMs, we propose to lower the potential of the unselected word-lines below the used value of 0 Volts.