About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
VLSI Technology 2005
Conference paper
Extremely-scaled double-gate CMOS with non-self-aligned back gate
Abstract
This paper presents the possibly viable concept of extremely-scaled but non-self-aligned planar DG CMOS technology that, irrespective of moderate back-gate underlap, can still yield high performance and low leakage with good control of short-channel effects (SCEs). The pragmatic design exploits the inherent beneficial features of both asymmetrical and symmetrical DG FETs as presented in H.S.P Wong et al. (1994), H. Hanafi et al. (2003), E. J. Nowak et al. (2004) and K. Kim and J. G. Fossum (2001), as well as the flexibility in their structural design. Off-state current (l/sub off/) reduction by reverse back-gate bias in DG device is studied and compared with the reverse body bias based in A. Keshavarzi et al. (2001) in bulk-Si counterpart.