About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
EOS/ESD 2001
Conference paper
Silicon Germanium heterojunction bipolar transistor ESD power clamps and the Johnson Limit
Abstract
Achieving radio frequency (RF) performance circuit objectives and electrostatic discharge (ESD) protection will continue to challenge future technology. In this study, we use the ultimate limitation of the transistor (e.g., known as the Johnson Limit) as a means to provide an ESD power clamp by providing a first low breakdown trigger device and a second high breakdown clamp device. Using the inverse relationship between unity current gain cutoff frequency and breakdown voltage, ESD power clamps are constructed using epitaxial base pseudomorphic Silicon Germanium heterojunction transistors in a common-collector Darlington configuration. ESD experimental test results from human body model (HBM), machine model (MM) and transmission line pulse (TLP) testing demonstrate the scaling of ESD power clamps. Design studies of alternative implementations, resistor ballasting and alternative triggers will be discussed. As a comparative analysis, the SiGe-based ESD power clamps will be compared to CMOS MOSFET-based ESD power clamps. A new dimensionless group is defined to quantify the relationship between the power-to-failure and the maximum Johnson limit power.