About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
ASICON 2011
Conference paper
Robustness and performance analysis on high speed ASIC design with canonical statistical timing model
Abstract
This paper discusses the robustness and performance on H tree structure with canonical statistical timing model. We compare the deterministic skew and statistical skew to analyze the design health. With the sensitivity distribution available at the end of statistical timing, we make the robustness diagnostic to reveal key variation sources and optimization scheme. The skews under intra-chip variation are also evaluated to select best H tree structure. © 2011 IEEE.