About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Abstract
A simple novel fingered stacked capacitor cell with dimensions suitable for 64 Mbit DRAM has been successfully fabricated and electrically tested. The key to the formation of this capacitor cell is the selection of materials with different wet etch characteristics that can be deposited alternately in the same process chamber. The main advantages of this process are the process simplicity and lower cost of ownership (COO). Results are shown with oxide materials [thermal chemical vapor deposition (CVD) oxide and plasma CVD oxide] having etch selectivities of 4:1 (thermal CVD: plasma CVD) but other materials such as BN or SiBN with etch selectivity of up to 2000:1 could be used to improve the controllability of the process. Compared with a straight wall chimney capacitor, this novel fingered cell (using alternating oxide layers) has a 2X increase in capacitance per cell. The 2X capacitance increase was achieved without significant addition in fabrication process complexity, without additional lithography requirements, and without compromising the integrity of the node dielectric due to the formation of the fingers.