About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
ESREF 2005
Conference paper
Innovative packaging technique for backside optical testing of wire-bonded chips
Abstract
This paper describes an innovative packaging technique for versatile backside optically testing chips that require wire bonding. Since both electrical connections to the device under test and optical access through the silicon substrate are required, the sample preparation for testing the chip becomes a key issue. In fact, the thinned die is very fragile and a specific holder is necessary. The proposed package fulfils all these requirements and can be used for PICA measurements, EMMI investigations, LVP, TLS, PLS and other failure analysis methods that require optical access to the transistor level through the silicon backside. © 2005 Elsevier Ltd. All rights reserved.