Charles H. Bennett, Aram W. Harrow, et al.
IEEE Trans. Inf. Theory
Variations in highly scaled (LG = 9nm), undoped-channel FinFET performance, caused by statistical dopant fluctuations (SDFs) in the source/drain (S/D) gradient regions, are systematically investigated using 3-D atomistic device simulations. The impact of SDF on device design optimization is examined and simple design strategies are identified. Variation-tolerant design imposes stringent specifications for S/D lateral abruptness and gate-sidewall spacer thickness, and it poses a tradeoff between performance and variability for body thickness. © 2006 IEEE.
Charles H. Bennett, Aram W. Harrow, et al.
IEEE Trans. Inf. Theory
S.M. Sadjadi, S. Chen, et al.
TAPIA 2009
Hans Becker, Frank Schmidt, et al.
Photomask and Next-Generation Lithography Mask Technology 2004
Renu Tewari, Richard P. King, et al.
IS&T/SPIE Electronic Imaging 1996