About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
ISCAS 1992
Conference paper
Efficient parallel circuit simulation using bounded-chaotic relaxation
Abstract
WR-V256, an experimental waveform-relaxation-based parallel circuit simulator for the Victor V256 distributed-memory parallel machine, was used to study performance trade-offs between Gauss-Seidel and bounded-chaotic relaxation algorithms. Several sub-circuit scheduling alternatives within the bounded-chaotic framework were also investigated. We have exercised our simulator on a suite of circuits ranging from 16, 000 to over 93, 000 FETs. Several of the circuits were extracted directly from a 16 Mbit DRAM memory design.