About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
VLSI Technology 2001
Conference paper
Effects of gate-to-body tunneling current on PD/SOI CMOS SRAM
Abstract
The effects of gate tunneling current on high performance, static random access memory (SRAM) designed in bulk complementary metal oxide semiconductor (CMOS) technology were described. The SRAMs, fabricated by using partially depleted silicon on insulator (PD-SOI) technology, achieved 2.0 GHz cycle time and 430 picosecond access time. The memory utilized pseudo-static circuits for robust timing and to facilitate migration to PD/SOI technology.