About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
IEDM 1988
Conference paper
Doping of n+ and p+ polysilicon in a dual-gate CMOS process
Abstract
The feasibility of fabricating dual-gate CMOS devices using the same implant to dope the polysilicon gates and to form shallow n+ and p+ source-drain junctions are demonstrated. With proper choices of polysilicon thickness, implant dose, and anneal conditions, flatband voltages approaching the degenerately doped values can be obtained simultaneously with the formation of shallow (less than 0.15 μm) source-drain junctions. The process has been implemented in a high-performance 0.25-μm CMOS technology, and threshold voltages within 100 mV of those expected from degenerate n+ and p+ polysilicon work functions have been achieved. There is a slight reduction in FET current due to a finite depletion width at the polysilicon/gate oxide interface, which is projected to become worse with thinner gate oxides.