About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
ECS Meeting 2015 Chicago
Conference paper
Comparative simulation study of InAs/Si and All-III-V hetero tunnel FETs
Abstract
Two different nanowire tunnel FETs, based either on the InAs/Si or the In0.53Ga0.47As/InP hetero-system, are investigated by device simulation. Variations of radius, equivalent oxide thickness, local doping, valence band offset, temperature, and the effect of trapassisted tunneling on the sub-threshold slope and the on-current of the transistors are demonstrated.