Edge guided single depth image super resolution
Jun Xie, Rogerio Schmidt Feris, et al.
ICIP 2014
We have extended the ACL2 theorem prover to automatically prove properties of VHDL circuits with IBM's Internal SixthSense verification system. We have used this extension to verify a multiplier used in an industrial floating point unit. The property we ultimately verify corresponds to the correctness of the component that produces a pair of bit-vectors whose summation is equal to the product. This property is beyond the scale of the SixthSense system alone. In this paper we show how we verified the multiplier by illustrating key ACL2 lemmas and theorems, and also properties checked by SixthSense. Copyright 2006 ACL2 Steering Committee.
Jun Xie, Rogerio Schmidt Feris, et al.
ICIP 2014
Eugene H. Ratzlaff
ICDAR 2001
Ritendra Datta, Jianying Hu, et al.
ICPR 2008
Srideepika Jayaraman, Chandra Reddy, et al.
Big Data 2021