Publication
DFT 2006
Conference paper

Adaptive design for performance-optimized robustness

View publication

Abstract

We present adaptive design techniques that compensate for manufacturing induced process variations in Deep Sub-micron (DSM) Integrated Circuits. Process variations have a significant impact on parametric behavior of modern chips, and adaptive design techniques that make a chip self-configuring to work optimally across process corners are fast evolving as a potential solution to this problem. Such schemes have two main components, a mechanism for sensing process perturbations, and one or more process compensation schemes that are driven by this mechanism. The adaptive design schemes presented in this paper are simple, low overhead techniques for noise tolerance in DSM CMOS circuits, to enhance their manufacturing yield. The process perturbation sensing scheme is based on on-chip delay measurement with a performance based bound on adaptation, which enables performance optimized robustness to noise in the face of process variations. © 2006 IEEE.

Date

Publication

DFT 2006