About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
ASICON 1996
Conference paper
500 MS/s 10-bit CMOS D/A converter
Abstract
This paper presents a low-power high-speed 10-bit D/A converter. The chip is implemented in a 0.45-μm ASIC CMOS technology and active chip area is 0.8 mm by 0.4 mm. Its dc DNL (differential nonlinearity) is within 0.53 LSB. The chip dissipates 60 mW at 500 MS/s with 57 dB spur-free dynamic range. The normalized power consumption is only 120 μW/MHz, while achieving the highest sampling rate ever reported for a 10-bit D/A in a CMOS technology.