About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
SPIE Advanced Lithography 2008
Conference paper
Predicting yield using model based OPC verification - Calibrated with electrical test data
Abstract
Electrically testable structures (such as serpentines for testing opens and serpentine/combs for testing shorts) with varying post-OPC dimensions have been incorporated into test reticles, which were then used to process wafers through electrical test. Process window OPC verification was run on the same structures, thus allowing correlation of electrical yield to OPC-verification results. By combining OPC verification results with probability of occurrence for the various process conditions used in OPC verification, a predicted yield can be calculated. Comparisons of electrical yield to predicted yield are used to demonstrate a methodology for verifying (or setting) failure limits. Although, in general, the correlation between electrical and predicted yield is reasonable, various issues have been identified which impact this correlation, and make the task of accurately predicting yield difficult. These issues are discussed in detail in this paper.