About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
ECS Meeting 2007
Conference paper
Materials and process integration issues in metal gate/high-k stacks and their dependence on device performance
Abstract
Electron mobility, work function instabilities and re-growth of the thin SiO2 interfacial layer are main concerns for integrating metal/high-k stacks in high performance CMOS. High electron mobility has been obtained with both high (T-1000°C) and low (T-400°C) temperature processing but still the exact mechanism of the metal interaction with the gate stack is not fully understood. Threshold voltage control is also an open issue since metal/high-k stacks exhibit mid-gap work functions after high temperature annealing. Fixes have been proposed which require the introduction of positive (negative) charges near the Si/SiO2 interface to produce devices operating at the Si band edges. ©The Electrochemical Society.