The Qx-coder
M.J. Slattery, Joan L. Mitchell
IBM J. Res. Dev
The use of a cache to improve the performance of computing systems is becoming pervasive, from microprocessors to high-end systems. The general approach has traditionally been to use ordinary fast RAM chips and interface these close to the processor for speed. However, this is far from the ideal solution. The stringent and often conflicting requirements on the cache bandwidth for servicing the processor and minimizing reload time can severely limit attainable performance. The cache need not be the performance-limiting factor if a properly integrated functional cache chip is used. This paper defines the requirements of a cache subsystem and shows how these have been or could be implemented in typical systems. The functional requirements of an optimal cache chip design are presented and illustrated.
M.J. Slattery, Joan L. Mitchell
IBM J. Res. Dev
Chi-Leung Wong, Zehra Sura, et al.
I-SPAN 2002
Erich P. Stuntebeck, John S. Davis II, et al.
HotMobile 2008
Frank R. Libsch, Takatoshi Tsujimura
Active Matrix Liquid Crystal Displays Technology and Applications 1997