A 5.3GHz 8T-SRAM with operation down to 0.41V in 65nm CMOS
Leland Chang, Yutaka Nakamura, et al.
VLSI Circuits 2007
With the advent of novel device structures that can be easily fabricated outside of the traditional (100) plane, it may be advantageous to change the crystal orientation to optimize CMOS circuit performance. The use of alternative surface orientations such as (110) and (111) enhances hole mobility while degrading electron mobility, thus allowing for adjustment of the ratio between nMOS and pMOS transistor drive currents. By optimizing the surface orientation, up to a 15% improvement in gate delay can be expected. This value depends upon the type of logic gate, the off-state leakage specification, and technology scaling trends. The introduction of high-κ dielectrics may provide an added incentive for the use of non-(100) orientations as this method of circuit performance enhancement may be used to compensate for mobility degradation from the high-κ interface. Additional concerns including layout area and device reliability are discussed. © 2004 IEEE.
Leland Chang, Yutaka Nakamura, et al.
VLSI Circuits 2007
Jeremy D. Schaub, Steven J. Koester, et al.
SPIE IOPTO 2004
Bipin Rajendran, Roger W. Cheek, et al.
IMW 2011
Leland Chang, Yang-Kyu Choi, et al.
IEEE Circuits and Devices Magazine