About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
IEEE Topical Meeting EPEPS 2004
Conference paper
Are on-chip power-ground planes really needed? A signal integrity perspective
Abstract
In this paper, we use the on-chip bus characterization methodology of [1] to study the impact of the on-chip power distribution system on the signal integrity of a 12-line bus. We compare two power supply systems implemented in the same Cu BEOL stack: an entirely grid-based system and a system similar to [2] in that it contains one metal layer dedicated to V dd and one metal layer dedicated to V ss. We show that while the dedicated power/ground layers do contribute to the mitigation of the inductive and return-path impedance effects, the ultimate signal integrity of the on-chip bus depends on the interplay between resistive losses, electromagnetic couplings (capacitive and inductive), and the driving and receiving circuitry. © 2004 IEEE.